## Synergy Polytechnic, Bhubaneswar | The | Lesson | Plan | |-----|--------|------| | | | | | The Lesson Plan | | | |-------------------------------------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------| | Descipline: Electrical Engineering | Semester:5th | Name of the Teaching Faculty:Satyabrata Pradhan | | Subject:Digital Electronics &<br>Microprocessor | No of Days/per week class allotted:5 | Semester from Date: 01/08/2023 to Date: No of Weeks: 15 | | Week | Class Day | Theory/Practical Topics | | | | BASICS OF DIGITAL ELECTRONICS: Binary, Octal, Hexadecimal | | | 1st | number systems and compare with Decimal system | | | 2nd | Binary, Octal, Hexadecimal number systems and compare with Decimal system | | 1st | | Multiplication and Division | | | 3rd | Binary addition, subtraction, Multiplication and Division 1's complement and 2's complement numbers for a binary | | | 4th | number | | | 5th | Subtraction of binary numbers in 2's complement method | | | 1st | Use of weighted and Un-weighted codes & write Binary equivalent number for a number in 8421, | | | 2nd | Excess-3 and Gray Code and vice-versa. | | 2nd | 3rd | Importance of parity Bit | | | 4th | Logic Gates: AND, OR, NOT, NAND, NOR and EX-OR gates with truth table | | | 5th | Realize AND, OR, NOT operations using NAND, NOR gates. | | 3rd | 1st | Different postulates and De-Morgan's theorems in Boolean algebra | | | 2nd | Use Of Boolean Algebra For Simplification Of Logic Expression | | | 3rd | Karnaugh Map For 2,3,4 Variable | | | 4th | Simplification Of SOP And POS Logic Expression Using K-Map | | | 5th | Simplification Of SOP And POS Logic Expression Using K-Map | | ith. | 1st | COMBINATIONAL LOGIC CIRCUITS: Give the concept of combinational logic circuits | | | 2nd | Half adder circuit and verify its functionality using truth table | | | 3rd | Realize a Half-adder using NAND gates only and NOR gates only. | | | 4th | Full adder circuit and explain its operation with truth table | | | 5th | Realize full-adder using two Half-adders and an OR – gate and write truth table | | | 1 | Full subtractor circuit and explain its operation with truth table. | | t <b>h</b> | 2nd | Operation of 4 X 1 Multiplexers and 1 X 4 demultiplexer | | | 3rd | Operation of 4 X 1 Multiplexers and 1 X 4 demultiplexer | | | 4th | Working of Binary-Decimal Encoder & 3 X 8 Decoder. | | he Lesson Plan<br>Descipline:Electrical | Comester 5th | Name of the Teaching Faculty:Satyabrata Pradhan | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------------------------------------------------------------------| | | Semesterism | | | ngineering | | to Date: | | and the second s | 11 12 | Semester from Date: 01/08/2023 | | Subject:Digital | | No of Weeks: 15 | | Electronics & | class allotted:5 | No of weeks. 13 | | Microprocessor | | To Alexandra Tonics | | Week | Class Day | Theory/Practical Topics | | | 1st | Working of Two bit magnitude comparator | | - | 2nd | Working of Two bit magnitude comparator | | 1st | 3rd | problem practice | | | 4th | problem practice | | | 5th | problem practice the of Sequential logic | | 2nd 3 | | problem practice 3. SEQUENTIAL LOGIC CIRCUITS: Give the idea of Sequential logic | | | 1st | circuits | | | | State the necessity of clock and give the concept of level clocking | | | 2nd | and edge triggering, | | | 3rd | Clocked SR flip flop with preset and clear inputs. | | | | Construct level clocked JK flip flop using S-R flip-flop and explain | | | 4th | with truth table | | | | Concept of race around condition and study of master slave JK flip | | | 5th | flop. | | | | Give the truth tables of edge triggered D and T flip flops and draw | | | 1st | their symbols. | | 3rd | 2nd | Applications of flip flops | | Siu | 3rd | Define modulus of a counter | | | 4th | 4-bit asynchronous counter and its timing diagram. | | | 5th | Asynchronous decade counter. | | | 1st | 4-bit synchronous counter | | 4th | 2nd | Distinguish between synchronous and asynchronous counters. | | | 3rd | State the need for a Register and list the four types of registers. | | | | Working of SISO, SIPO, PISO, PIPO Register with truth table using flip | | | 4th | flop | | | 7 | Working of SISO, SIPO, PISO, PIPO Register with truth table using flip | | | 5th | flop | | 5th | | 4. 8085 MICROPROCESSOR: Introduction to Microprocessors, | | | 1st | Microcomputers Architecture of Intel 8085A Microprocessor and description of each | | | 2nd | block. | | | 2nd<br>3rd | Pin diagram and description. | | | 51u | Architecture of Intel 8085A Microprocessor and description of each | | | 4th | block. | | · · · · · · · · · · · · · · · · · · · | 5th | Pin diagram and description. | Sign of Faculty Delapas Principal 26/7/22 The Lesson Plan | The Lesson Plan | | | | |--------------------------------------|---------------------|-----------------------------------------------------------------------------------------------|--| | Descipline:Electrical<br>Engineering | Semester:5th | Name of the Teaching Faculty: Satyabrata Pradhan | | | Subject:Digital | Mar of Co. | | | | Electronics & | No of Days/per week | Semester from Date: 01/08/2023 to Date: | | | Microprocessor | class allotted:5 | No of Weeks: 15 | | | Week | Class Day | Theory/Practical Topics | | | 1st | 1st | Stack, Stack pointer & stack top | | | | 2nd | Interrupts | | | | 3rd | Opcode & Operand, | | | | 444 | Differentiate between one byte, two byte & three byte instruction | | | | 4th | with example | | | | 5th | Instruction set of 8085 example | | | | 1st | Addressing mode | | | | 2nd | Addressing mode | | | 2nd | 3rd | Fetch Cycle, Machine Cycle, Instruction Cycle, T-State | | | | 4th | Fetch Cycle, Machine Cycle, Instruction Cycle, T-State | | | | F&L. | Timing Diagram for memory read, memory write, I/O read, I/O | | | | 5th | write | | | | 1-4 | Timing Diagram for memory read, memory write, I/O read, I/O | | | | 1st | write | | | 3rd | 2nd | Timing Diagram for 8085 instruction | | | Ϊ÷ | 3rd | Counter and time delay | | | | 4th | Simple assembly language programming of 8085 | | | | 5th | Simple assembly language programming of 8085 | | | | 1st | Basic Interfacing Concepts, Memory mapping & I/O mapping | | | | 2nd | Basic Interfacing Concepts, Memory mapping & I/O mapping | | | | 3rd | Basic Interfacing Concepts, Memory mapping & I/O mapping | | | 4th | | Functional block diagram and description of each block of | | | | 4th | Programmable peripheral interface Intel 8255 | | | , | | Functional block diagram and description of each block of | | | | 5th | Programmable peripheral interface Intel 8255 | | | | | Functional block diagram and description of each block of | | | | 1st | Programmable peripheral interface Intel 8255 | | | 5th | 2nd | Application using 8255: Seven segment LED display, Square wave generator, Traffic light Contr | | | | 3rd | Application using 8255: Seven segment LED display, Square wave generator, Traffic light Contr | | | | 4th | Application using 8255: Seven segment LED display, Square wave generator, Traffic light Contr | | | | 5th | Application using 8255: Seven segment LED display, Square wave generator, Traffic light Contr | | Sign of Faculty Dept Thus 2) oli 26/7/23 Principal